The R2000 design came, in about 1987, from the StanfordMIPS project, which stood for Microprocessor without INTerlocked Pipeline Stages. Like the AMD 29000, the R2000 has no {condition code register} considering it a poteNTial {bottleneck}. The program couNTer can be read like other registers. The CPU includes an MMU that can also coNTrol a cache, and the CPU can operate as big-endian or little-endian. There is a FPU, the R2010. Versions include the MIPS R3000 and MIPS R4000. (1995-02-09)